IEEE VLSI TITLES 2016-2017 STARTING AT 1500 RS
Sl.No
|
PROJECT CAPTION
|
YEAR
|
|
IXVI1
|
2016-2017
|
||
IXVI2
|
2016-2017
|
||
IXVI3
|
Improving
Convergence and Simulation Time of Quantum Hydrodynamic Simulation:
Application to Extraction of Best 10-nm Fin FET Parameter Values
|
2016-2017
|
|
IXVI4
|
A Fine-Grained
Control Flow Integrity Approach Against Runtime Memory Attacks for Embedded
Systems
|
2016-2017
|
|
IXVI5
|
Analysis and
Mapping for Thermal and Energy Efficiency of 3-D Video Processing on 3- D
Multicore Processors
|
2016-2017
|
|
IXVI6
|
Design
Methodology for Voltage-Scaled Clock Distribution Networks
|
2016-2017
|
|
IXVI7
|
A VHDL
Implementation of UART design with BIST capability
|
2016-2017
|
|
IXVI8
|
A Low-Voltage Radiation-Hardened
13T SRAM Bitcell for Ultralow Power Space Applications
|
2016-2017
|
|
IXVI9
|
Utilization-Aware
Self-Tuning Design for TLC Flash Storage Devices
|
2016-2017
|
|
IXVI10
|
Fault
Tolerant Parallel Filters Based on Error Correction Codes
|
2016-2017
|
|
IXVI11
|
5-bit
5-GS/s Noninterleaved Time-Based ADC in 65-nm CMOS for Radio-Astronomy
Applications M
|
2016-2017
|
|
IXVI12
|
Wearout Resilience in NoCs Through an Aging Aware Adaptive
Routing Algorithm
|
2016-2017
|
|
IXVI13
|
Optimum
pMOS-to-nMOS Width Ratio for Efficient Subthreshold CMOS Circuits
|
2016-2017
|
|
IXVI14
|
Level-Converting
Retention Flip-Flop for Reducing Standby Power in ZigBeeSoCs
|
2016-2017
|
|
IXVI15
|
A
Compact One-Pin Mode Transition Circuit for Clock Synchronization in
CurrentMode- Controlled Switching Regulators
|
2016-2017
|
|
IXVI16
|
Low-Cost
On-Chip Clock Jitter Measurement Scheme
|
2016-2017
|
|
IXVI17
|
Diagnosis
and Layout Aware (DLA) Scan Chain Stitching
|
2016-2017
|
|
IXVI18
|
0. Enhanced
Built-In Self-Repair Techniques for Improving Fabrication Yield and
Reliability of Embedded Memories
|
2016-2017
|
|
IXVI19
|
A
Low-Latency and Low-Power Hybrid Scheme for On-Chip Networks
|
2016-2017
|
|
IXVI20
|
Accelerated
Accurate Timing Yield Estimation Based on Control Variates and Importance Sampling
|
2016-2017
|
|
IXVI21
|
A
Calibration Technique for Bang-Bang ADPLLs Using Jitter Distribution
Monitoring
|
2016-2017
|
|
IXVI22
|
Design
of Efficient Content Addressable Memories in High-Performance FinFET
Technology
|
2016-2017
|
|
IXVI23
|
Characterization
of the Proximity Effect from Tungsten TSVs on 130-nm CMOS Devices in 3-D ICs
|
2016-2017
|
|
IXVI24
|
Area–Delay–Power
Efficient Carry-Select Adder
|
2016-2017
|
|
IXVI25
|
Area-Delay-Power Efficient Fixed-Point LMS Adaptive Filter
With Low Adaptation-Delay
|
2016-2017
|
|
IXVI26
|
Constructions of Memoryless Crosstalk Avoidance
Codes via C-Transform
|
2016-2017
|
|
IXVI27
|
Dynamic Thermal Estimation Methodology for High
Performance 3-D MPSoC
|
2016-2017
|
|
IXVI28
|
The Impact of Aging on a Physical Unclonable
Function
|
2016-2017
|
|
IXVI29
|
Partial Access Mode: New Method for Reducing Power
Consumption of Dynamic Random Access Memory
|
2016-2017
|
|
IXVI30
|
VLSI Design of a Large-Number Multiplier for Fully
Homomorphic Encryption
|
2016-2017
|
|
IXVI31
|
An Offset-Canceling Triple-Stage Sensing Circuit for
Deep Submicrometer STT-RAM
|
2016-2017
|
|
IXVI32
|
Critical-path analysis and low-complexity
implementation of the LMS Adaptive algorithm
|
2016-2017
|
|
IXVI33
|
A 28-nm CMOS 1 V 3.5 GS/s 6-bit DAC With
Signal-Independent Delta-I Noise DfT Scheme
|
2016-2017
|
|
IXVI34
|
An 8 bit 0.3–0.8 V 0.2–40 MS/s 2-bit/Step
SAR ADC With Successively Activated Threshold Configuring Comparators in 40
nm CMOS
|
2016-2017
|
|
IXVI35
|
Design of Self-Timed Reconfigurable
Controllers for Parallel Synchronization via Wagging
|
2016-2017
|
|
IXVI36
|
Design Techniques to Improve Blocker
Tolerance of Continuous-Time __ ADCs
|
2016-2017
|
|
IXVI37
|
Z-TCAM: An SRAM-based Architecture for TCAM
|
2016-2017
|
|
IXVI38
|
Quaternary Logic Lookup Table in Standard
CMOS
|
2016-2017
|
|
IXVI39
|
A Low-Jitter Cell-Based Digitally Controlled
Oscillator With Differential Multiphase Outputs
|
2016-2017
|
|
IXVI40
|
Asynchronous Domino Logic Pipeline Design
Based on Constructed Critical Data Path
|
2016-2017
|
|
IXVI41
|
A
Low-Latency and Low-Power Hybrid Scheme for On-Chip Networks
|
2016-2017
|
|
IXVI42
|
A Low-Cost Low-Power All-Digital
Spread-Spectrum Clock Generator
|
2016-2017
|
|
IXVI43
|
All Digital Energy Sensing for Minimum
Energy Tracking
|
2016-2017
|
|
IXVI44
|
Built-in Self-Calibration and Digital-Trim
Technique for 14-Bit SAR ADCs Achieving ±1 LSB INL
|
2016-2017
|
|
IXVI45
|
A CMOS PWM Transceiver Using
Self-Referenced Edge Detection
|
2016-2017
|
|
IXVI46
|
Obfuscating DSP Circuits via High-Leve5 Transformations
|
2016-2017
|
|
IXVI47
|
Revisiting Central Limit Theorem: Accurate
Gaussian Random Number Generation in VLSI
|
2016-2017
|
|
IXVI48
|
Watermarking in Hard Intellectual Property
for Pre-Fab and Post-Fab Verification
|
2016-2017
|
|
IXVI49
|
A 0.25-V 28-nW 58-dB Dynamic Range
Asynchronous Delta Sigma Modulator in 130-nm Digital CMOS Process
|
2016-2017
|
|
IXVI50
|
Power and Bandwidth Scalable 10-b 30-MS/s
SAR ADC
|
2016-2017
|
|
VLSI (very large-scale
integration) is the current level of computer microchip miniaturization and
refers to microchips containing in the thousands of ten thousands of transistors.
|
Relationship between embedded system
and VLSI:
It uses
the chip developed by VLSI technology, to produce efficient systems. That
is, technology behind the embedded system is VLSI
|
CMOS technology is used in microprocessors, microcontrollers, static RAM, and other digital logic circuits. CMOS technology is also used
for several analog circuits such as image sensors (CMOS sensor), data converters, and highly integrated transceivers for many types of communication.
|
IEEE VLSI TITLES 2016-2017
ASIC: An application-specific
integrated circuit (ASIC) is an integrated circuit designed for a
particular use, rather than intended for general-purpose use. Processors,
RAM, ROM, etc are examples of ASICs.
|
No comments:
Post a Comment